

# 18V/2A High Efficiency Synchronous Rectified Step-Down DC/DC Converter

### **❖ GENERAL DESCRIPTION**

The AX3901 is a high efficiency synchronous step-down DC/DC converter series with 2A continuous output current supplied.

A built-in Under Voltage Lockout (UVLO) circuit is provided to prevent start-up until the input voltage reaches to 4.5V. In addition, it features over-current protection and thermal shutdown. To improve the light load efficiency, it is designed as the power saving mode (PSM) to minimize the switching loss by reducing the switching frequency.

The AX3901 is available in SOT-23-6L and TDFN-6L Packages.

### **❖ FEATURES**

- Input Voltage Supply Range from 4.5V to 18V
- Power Saving Mode (PSM) during the light Load Operation 1.2 MHz **Constant Frequency Operation**
- High Efficiency up to 95%
- Adjustable Output Voltage from 0.6V to 12V
- 2 A Continuous Output Current
- 500kHz Constant Frequency Operation
- **Current Mode Operation**
- Over-temperature Protection
- Over-current Protection
- Input Under Voltage Lockout (UVLO)
- 10µA Shutdown Current
- RoHS Compliant (100% Green Available)
- RoHS and Halogen free compliance

# Applications

- Datacom. DSL CPE Graphics Cards
- Set-Top-Box, DVD
- Servers/Networking
- **DSP and FPGA Power Supply**
- Telecomm Equipment
- DC-DC Regulator Modules
- LCD Monitor and LCD TV

### **❖ BLOCK DIAGRAM**



### **❖ PIN ASSIGNMENT**

The packages of AX3901 are SOT-23-6L and TDFN-6L; the pin assignment is given by:





| Name | Description                                                                                                                                                                                       |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BST  | High Side Gate Drive Boost Input It is required to connect SW and BST by a capacitor, which is able to boost the gate drive to the internal NMOS above VIN to fully turn it ON.                   |
| GND  | Ground  This is the reference of the ground connection for all components in the power supply.                                                                                                    |
| FB   | Voltage Feedback This is the input to an error amplifier, which drives the PWM controller. It is necessary to connect this pin to the actual output of power supply to set the DC output voltage. |
| EN   | Enable (floating of this pin not recommended) This input provides an electrical ON/OFF control of the power supply.                                                                               |
| VIN  | Power Supply The input voltage for the power supply is connected to this pin.                                                                                                                     |
| SW   | Power Switch Output This is the output of a power MOSFET switch.                                                                                                                                  |

### **❖ ORDER/MARKING INFORMATION**





### **❖ ABSOLUTE MAXIMUM RATINGS**

| Characteristics                     | Symbol          | Rating                       | Unit           |          |
|-------------------------------------|-----------------|------------------------------|----------------|----------|
| Absolute Max                        | imum Rating(N   | lote1)                       |                | <u>'</u> |
| Input Supply Voltage                |                 | V <sub>IN</sub>              | 21             | V        |
| SW Voltage                          | $V_{SW}$        | -1 to 22                     | V              |          |
| SW <10nS                            | $V_{SW}$        | -5 to 25                     | V              |          |
| EN Voltage                          | V <sub>EN</sub> | -0.3 to V <sub>IN</sub> +0.3 | V              |          |
| Other Pins                          |                 |                              | -0.3 to 6      | V        |
| Boost Voltage                       |                 |                              | Vsw+6          | V        |
| Junction Temperature Range          |                 | TJ                           | -40 to 150     | °C       |
| Storage Temperature Range           |                 |                              | -65 to 150     | °C       |
| Lead Temperature (Soldering 10s)    |                 | 260                          | °C             |          |
| Recommended Ope                     | erating Conditi | ons(Note2                    | 2)             | •        |
| Supply Input Voltage                | V <sub>IN</sub> | 4.5 to 18                    | V              |          |
| Operating Temperature Range         |                 |                              | -40 to 85      | °C       |
| Junction Temperature Range          |                 |                              | < 135          | °C       |
| Thermal info                        | ormation(Note   | 3,4)                         |                | •        |
| Marriana Decrea Diseisation/TA 0590 | SOT23-6L        |                              | 0.8            | 14/      |
| Maximum Power Dissipation(TA=+25°C) |                 | 1.3                          | <del> </del> W |          |
| TI 10 : (                           | SOT23-6L        | •                            | 125            | 0.00     |
| Thermal Resistance                  | TDFN-6L         | Өла                          | 75             | °C/W     |
| The amount Desistance               | SOT23-6L        | - Өлс                        | 66             | 0004     |
| Thermal Resistance                  | TDFN-6L         |                              | 20             | °C/W     |

Note (1): Stress exceeding those listed "Absolute Maximum Ratings" may damage the device.

Note (4): The maximum allowable power dissipation is a function of the maximum junction temperature TJ\_MAX, the junction to ambient thermal resistance 0JA, and the ambient temperature TA. The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD\_MAX= (TJ\_MAX-TA)/θJA. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.

Note (2): The device is not guaranteed to function outside of the recommended operating conditions. Note (3): Measured on JESD51-7, 4-Layer PCB.

# **\* ELECTRICAL CHARACTERISTICS**

(V<sub>IN</sub> = V<sub>EN</sub>=3.6V, T<sub>A</sub> =25°C, unless otherwise specified)

| Characteristics                               | Conditions         | Min   | Тур     | Max   | Units                  |
|-----------------------------------------------|--------------------|-------|---------|-------|------------------------|
| Supply Voltage                                |                    | 4.5   |         | 18    | V                      |
| Shutdown Supply Current                       | VEN = 0V           |       | 10      |       | μA                     |
| Regulated Feedback Voltage                    | 4.5V≦VIN≦18V       | 0.584 | 0.6     | 0.616 | V                      |
| Current Limit                                 | Vo=1V              |       | 3.<br>5 | 5     | А                      |
| SW Leakage Current                            | VEN = 0V, VSW = 0V |       |         | 10    | μA                     |
| High Side On Resistance                       |                    |       | 0.12    |       | Ω                      |
| Low Side On Resistance                        |                    |       | 0.08    |       | Ω                      |
| Oscillation Frequency                         |                    | 400   | 500     | 600   | kHz                    |
| Short Circuit Oscillation Frequency           | VFB=0V             |       | 167     |       | kHz                    |
| Maximum Duty Cycle                            | VFB=0.5V           |       | 9       |       | %                      |
| Minimum Duty Cycle                            | VFB=1.2V           |       |         | 0     | %                      |
| Minimum On Time                               |                    |       | 100     |       | ns                     |
| Under Voltage Lockout Threshold               | VIN Rising         | 3.85  | 4.1     | 4.35  | V                      |
| Under Voltage Lockout<br>Threshold Hysteresis | J                  |       | 250     |       | mV                     |
| Thermal Shutdown Threshold                    |                    |       | 155     |       | $^{\circ}\!\mathbb{C}$ |
| EN High Level                                 |                    | 2.80  |         |       | V                      |
| EN Low Level                                  |                    |       |         | 0.6   | V                      |
| EN Input Current                              | VEN = 1V           |       | 14      |       | μA                     |



### APPLICATION CIRCUIT



### ❖ FUNCTION DESCRIPTIONS

### **Detailed Description**

The AX3901 is a current mode PWM synchronous step-down converter with a constant switching frequency. It regulates the input voltage from 4.5V to 18V and a low output voltage of 0.6V. The supplied load current is up to 2A.

### **Power Saving Mode**

The switching losses resulted from the Miller capacitance of the MOSFET are the dominant power dissipation parameters at light load. The power saving mode at light load can minimize the switching loss by reducing the switching frequency. Therefore, the AX3901 is designed as the power saving mode for high efficiency at light load.

### **Oscillator Frequency**

Slope compensated current mode PWM control provides not only stable switching and cycle-by-cycle current limit for superior load and line response but also protection of the internal main switch and synchronous rectifier. The AX3901 switches at a constant frequency (500kHz) and regulates the output voltage. The PWM comparator modulates the power transferred to the load by changing the inductor's peak current based on the feedback error voltage during each cycle. The main switch is turned on for a certain period to ramp the inductor's current at each rising edge of the internal oscillator under normal operation whereas off when the inductor's peak current is above the error voltage. After the main switch is turned off, the low side MOS will be turned on immediately and stay on until the next cycle starts.

### **Short Circuit Protection**

The AX3901 provides short circuit protection. When the output is shorted to ground, the oscillator's frequency is reduced to prevent the inductor's current from increasing beyond the NMOS current limit. The NMOS current limit is also reduced to lower the short circuit current. The frequency and current limit will return to the normal values once the short circuit condition is removed and the feedback voltage reaches 0.6V.

### Maximum Load current

The AX3901 can operate down to 4.5V input voltage; however the maximum load current decreases at lower input due to large IR voltage drop on the main switch and low side switch. The slope compensation signal reduces the inductor's peak current as a function of the duty cycle to prevent sub-harmonic oscillations at duty cycles greater than 50%.

### **Enable**

The EN pin provides electrical on/off control of the regulator. Once the voltage of the EN pin exceeds the threshold voltage, the regulator starts operation and the internal slow start begins to ramp. If the voltage of the EN pin is pulled below the threshold, the regulator will stop switching and the internal slow start reset. If the EN pin is open, it will be pulled to low by the internal circuit.

### **Under Voltage Lockout**

The AX3901 incorporates an under voltage lockout circuit to keep the device disabled when VIN is below the UVLO start threshold. During power-up, the internal circuit is held inactive until VIN exceeds the UVLO start threshold voltage. Once this threshold voltage is reached, device start-up begins. The device operates until VIN falls below the UVLO stop threshold voltage. The typical hysteretic in the UVLO comparator is 250mV.

### **Boost Capacitor**

The BST pin and SW pin can be connected by a 100nF low ESR ceramic capacitor, providing the gate drive voltage for the high side MOSFE

### Thermal Shutdown

The AX3901 protects itself from overheating with an internal thermal shutdown circuit. If the junction temperature exceeds the thermal shutdown threshold, the voltage reference will be grounded and high side MOSFET turned off.

### **❖ APPLICATION INFORMATION**

### Input Capacitor Selection

It is necessary for the input capacitor to sustain the ripple current produced during the period of "on" state of the upper MOSFET, so a low ESR is required to minimize the loss. The RMS value of this ripple can be obtained by the following:

$$I_{INRMS} = I_{OUT} \sqrt{D \times (1 - D)}$$

Where D is the duty cycle, IINRMS is the input RMS current, and IOUT is the load current. The equation reaches its maximum value with D = 0.5. The loss of the input capacitor can be calculated by the following equation:

$$P_{CIN} = ESR_{CIN} \times I_{INRMS}^{2}$$

Where PCIN is the power loss of the input capacitor and ESRCIN is the effective series resistance of the input capacitance. Due to large di/dt through the input capacitor, electrolytic or ceramics should be used. If a tantalum must be used, it must be surge-protected. Otherwise, capacitor failure could occur.

### **Output Inductor Selection**

The output inductor selection is to meet the requirements of the output voltage ripple and affects the load transient response. The higher inductance can reduce the inductor's ripple current and induce the lower output ripple voltage. The ripple voltage and current can be approximately calculated approximated by the following equations:

$$\Delta I = \frac{V_{\text{in}} - V_{\text{out}}}{F_{\text{S}} \times L} \bullet \frac{V_{\text{out}}}{V_{\text{in}}}$$

$$\Delta V_{out} = \Delta I \times ESR$$

Although the increase of the inductance reduces the ripple current and voltage, it contributes to the decrease of the response time for the regulator to load transient as well. Increasing the switching frequency (Fs) for a given inductor also can reduce the ripple current and voltage but it will increase the switching loss of the power MOS.

The way to set a proper inductor value is to have the ripple current (△I) be approximately 10%~50% of the maximum output current. Once the value has been determined, select an inductor capable of carrying the required peak current without going into saturation. It is also important to have the inductance tolerance specified to keep the accuracy of the system

controlled. Using 20% for the inductance (at room temperature) is reasonable tolerance able to be met by most manufacturers. For some types of inductors, especially those with core made of ferrite, the ripple current will increase abruptly when it saturates, resulting in a larger output ripple voltage.

### **Output Capacitors Selection**

An output capacitor is required to filter the output and supply the load transient current. The high capacitor value and low ESR will reduce the output ripple and the load transient drop. These requirements can be met by a mix of capacitors and careful layout.

In typical switching regulator design, the ESR of the output capacitor bank dominates the transient response. The number of output capacitors can be determined by the following equations:

$$\begin{aligned} & \mathsf{ESR}_{\mathsf{MAX}} = \frac{\Delta \mathsf{V}_{\mathsf{ESR}}}{\Delta \mathsf{I}_{\mathsf{OUT}}} \\ & \mathsf{Number} \quad \mathsf{Of} \quad \mathsf{Capacitors} = \frac{\mathsf{ESR}_{\mathsf{CAP}}}{\mathsf{ESR}_{\mathsf{MAX}}} \end{aligned}$$

△VESR = change in output voltage due to ESR

△IOUT = load transient.

ESRCAP = maximum ESR per capacitor (specified in manufacturer's data sheet).

ESRMAX = maximum allowable ESR.

High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. For the decoupling requirements, please consult the capacitor manufacturers for confirmation.

### **Output Voltage**

The output voltage is set using the FB pin and a T-type resistor connected to the output as the circuit shown below.





The output voltage (Vout) can be calculated according to the voltage of the FB pin (VFB) and ratio of the feedback resistors by the following equation, where (VFB) is 0.6V:

$$V_{out} = 0.6 \times \frac{(R_1 + R_2)}{R_2}$$

R1 and Rt can set the loop gain bandwidth. The recommended T-type resistor values for AP circuit are as the table below. Choose R1 around 10K  $\Omega$  and R2 can be obtained by:

$$R_2 = \frac{R_1}{\frac{V_{out}}{0.6V} - 1}$$

### (Recommended component values without Rt)

| (       |                                    |           |           |         |  |  |  |  |
|---------|------------------------------------|-----------|-----------|---------|--|--|--|--|
|         | Application 1 (Typical) without Rt |           |           |         |  |  |  |  |
| Vout(V) | L (uH)                             | R1 (KΩ)   | R2 (KΩ)   | Rt (KΩ) |  |  |  |  |
| 1       | 4.7                                | 86.6 (1%) | 130 (1%)  | 0       |  |  |  |  |
| 1.2     | 4.7                                | 86.6 (1%) | 86.6 (1%) | 0       |  |  |  |  |
| 1.5     | 4.7                                | 86.6 (1%) | 57.6 (1%) | 0       |  |  |  |  |
| 1.8     | 4.7                                | 86.6 (1%) | 43.2 (1%) | 0       |  |  |  |  |
| 2.5     | 6.8                                | 86.6 (1%) | 27.4 (1%) | 0       |  |  |  |  |
| 3.3     | 6.8                                | 86.6 (1%) | 19.1 (1%) | 0       |  |  |  |  |
| 5       | 6.8                                | 86.6 (1%) | 11.8 (1%) | 0       |  |  |  |  |

### (Recommended T-type resistor values with Rt)

|         | Application 2 |         |           |          |  |  |  |  |
|---------|---------------|---------|-----------|----------|--|--|--|--|
| Vout(V) | L (uH)        | R1 (KΩ) | R2 (KΩ)   | Rt (KΩ)  |  |  |  |  |
| 1       | 4.7           | 10(1%)  | 15 (1%)   | 40.2(1%) |  |  |  |  |
| 1.2     | 4.7           | 10(1%)  | 10 (1%)   | 32(1%)   |  |  |  |  |
| 1.5     | 4.7           | 10(1%)  | 6.65 (1%) | 27.4(1%) |  |  |  |  |
| 1.8     | 4.7           | 10(1%)  | 5 (1%)    | 23.2(1%) |  |  |  |  |
| 2.5     | 6.8           | 10(1%)  | 3.16 (1%) | 16.9(1%) |  |  |  |  |
| 3.3     | 6.8           | 10(1%)  | 2.21 (1%) | 13.3(1%) |  |  |  |  |
| 5       | 6.8           | 10(1%   | 1.37(1%)  | 9.1(1%)  |  |  |  |  |

### **External Bootstrap Diode**

When the condition Duty Cycle > 65% occurs, it is strongly recommended to add an external bootstrap diode (such as IN4148 or BAT54) between an external 5V and BST pin for efficiency improvement. The external 5V should be lower than 5.5V.



### **Layout Consideration**

For proper operation of the converter, some layout rules should be followed. It is necessary to understand which pin of AX3901 is sensitive and which is insensitive. Please refer the following for the location where noise comes from on the circuit and where the clear ground is for the small signal ground.



- 1. First, put the input capacitor (CIN) as close as possible to the VIN pin.
- Secondly, place the Cs, Rs, Cp, Css and R2 as close as AX3901 and connect these analog grounds (Clear AGND) to AX3901 GND pin. It is recommended to use a dot short for these AGND pins or connect the GND pin via contact.
- 3. The large current loop shown in bold lines in the above figure circuit should be routed as short and wide as possible and the switch node is a high dv/dt. It easily couples noise to other traces by the capacitive path. Therefore the sensitive signals like FB, COMP and AGND should be routed away with this noise source.
- 4. The feedback network resistors (R1 & R2) should be routed away from the inductor and switch node to minimize noise and EMI issue. And the R1 resistor should be sensed the output capacitor or device loading, not the inductor's output node.

### \* TYPICAL CHARACTERISTICS

VIN=12V, C<sub>IN</sub>=10 $\mu$ F, C<sub>OUT</sub>=22 $\mu$ Fx2, T<sub>A</sub>=+25 $^{\circ}$ C





Line Regulation VIN=5V~18V, VOUT=3.3V, Io=0.5A Output Voltage VS. Input Voltage















# **\* PACKAGE OUTLINES**

# (1) SOT-23-6L







| SYMBOLS   | MILLIN | IETERS | INCHES |       |  |
|-----------|--------|--------|--------|-------|--|
| STIVIBOLS | MIN.   | MAX.   | MIN.   | MAX.  |  |
| А         | 0.89   | 1.45   | 0.035  | 0.057 |  |
| A1        | 0.00   | 0.15   | 0.000  | 0.006 |  |
| b         | 0.30   | 0.50   | 0.012  | 0.020 |  |
| D         | 2.70   | 3.10   | 0.106  | 0.122 |  |
| E1        | 1.40   | 1.80   | 0.055  | 0.071 |  |
| е         | 0.84   | 1.04   | 0.033  | 0.041 |  |
| Е         | 2.60   | 3.00   | 0.102  | 0.118 |  |
| L         | 0.30   | 0.60   | 0.012  | 0.024 |  |



### (2) TDFN-6L (2\*2)

L

0.17



**MILLIMETERS INCHES SYMBOLS** MIN. MIN. MIN. MAX. 0.70 0.031 Α 0.80 0.028 0.002 Α1 0.00 0.05 0.000 0.014 0.180 0.35 0.007 b Ε 1.90 2.10 0.075 0.083 D 1.90 2.10 0.075 0.083 D1 1.00 1.70 0.040 0.067 0.020 0.043 E1 0.50 1.10 0.65 0.026 е

0.45

0.007

0.018

# **❖ CARRIER TAPE DIMENSION**

# **TDFN-6L (2\*2)**







### SOT-23-6L







| Α          | Н       | T1                | С                  | d        | D         | W        | E1        | F        |
|------------|---------|-------------------|--------------------|----------|-----------|----------|-----------|----------|
| 178.0±2.00 | 50 MIN. | 8.4+2.00<br>-0.00 | 13.0+0.50<br>-0.20 | 1.5 MIN. | 20.2 MIN. | 8.0±0.30 | 1.75±0.10 | 3.5±0.05 |
| DΛ         | D.4     | D0                | DA.                | D4       |           | • • •    | D.0       | 140      |
| P0         | P1      | P2                | D0                 | D1       |           | A0       | B0        | K0       |

(mm)